S
|
R
|
Q
|
Q (sig)
|
Q' (sig)
|
Estado
|
0
|
0
|
0
|
0
|
1
|
(hold)
|
0
|
0
|
1
|
1
|
0
|
(hold)
|
0
|
1
|
X
|
0
|
1
|
(reset)
|
1
|
0
|
X
|
1
|
0
|
(set)
|
1
|
1
|
X
|
0
|
0
|
(?)
|
Báscula o Latch RS (implementación con NAND)
S'
|
R'
|
Q
|
Q (sig)
|
Q' (sig)
|
Estado
|
0
|
0
|
X
|
1
|
1
|
(?)
|
0
|
1
|
X
|
1
|
0
|
(set)
|
1
|
0
|
X
|
0
|
1
|
(reset)
|
1
|
1
|
0
|
0
|
1
|
(hold)
|
1
|
1
|
1
|
1
|
0
|
(hold)
|
Latch RS sincronizado
C
|
S
|
R
|
Q
|
Q (sig)
|
Estado
|
0
|
X
|
X
|
0
|
0
|
(inactivo)
|
0
|
X
|
X
|
1
|
1
|
(inactivo)
|
1
|
0
|
0
|
0
|
0
|
(hold)
|
1
|
0
|
0
|
1
|
1
|
(hold)
|
1
|
0
|
1
|
X
|
0
|
(reset)
|
1
|
1
|
0
|
X
|
1
|
(set)
|
1
|
1
|
1
|
X
|
NA
|
(?)
|
Latch D sincronizado
C
|
D
|
Q
|
Q (sig)
|
0
|
X
|
0
|
0
|
0
|
X
|
1
|
1
|
1
|
0
|
X
|
0
|
1
|
1
|
X
|
1
|
Flip-flop SR
S
|
R
|
Q (sig)
|
0
|
0
|
Q
|
0
|
1
|
0
|
1
|
0
|
1
|
1
|
1
|
NA
|
Flip-flop JK
J
|
K
|
Q (sig)
|
0
|
0
|
Q
|
0
|
1
|
0
|
1
|
0
|
1
|
1
|
1
|
Q'
|
Flip-flop D
D
|
Q (sig)
|
0
|
0
|
1
|
1
|
Flip-flop T
T
|
Q (sig)
|
0
|
Q
|
1
|
Q'
|
Latches con habilitación
*Latch SR con habilitación
EN
|
S
|
R
|
Q
|
Q (sig)
|
Estado
|
0
|
X
|
X
|
NC
|
NC
|
(no cambia)
|
1
|
0
|
0
|
NC
|
NC
|
(no cambia)
|
1
|
0
|
1
|
0
|
1
|
(reset)
|
1
|
1
|
0
|
1
|
0
|
(set)
|
1
|
1
|
1
|
1
|
1
|
(no válido)
|
*Latch D con habilitación
D
|
EN
|
Q
|
Q (sig)
|
Estado
|
0
|
0
|
Q
|
Q (sig)
|
(no cambia)
|
0
|
1
|
0
|
1
|
(reset)
|
1
|
0
|
Q
|
Q (sig)
|
(no cambia)
|
1
|
1
|
1
|
1
|
(set)
|
No hay comentarios:
Publicar un comentario